### **Digital Logic Design Laboratory**

Lab 4

## **Multiplexers**

Full name: Nguyễn Minh Đức

**Student number: EEACIU22168** 

**Class: Monday** 

Date: 20/5/2024

## THITERNATION PROPERTY OF THE P

### INTERNATIONAL UNIVERSITY SCHOOL OF ELECTRICAL ENGINEERING

### I. Objectives

In this laboratory, students will study:

- Understand and design a multiplexer.
- Use a multiplexer and design/implement a circuit based on a function definition.
- Design combinational circuits using MUX.

#### II. Procedure

### 1. Design multiplexer using logic gates

### a. Design 2-to-1 multiplexer using logic gates:

A 2-to-1 multiplexer has  $I_0$  and  $I_1$  are the two inputs, S is the selector input, and Y is the output. When S=0 then  $Y=I_0$  but when S=1 then  $Y=I_1$ . The Figure 1 shows the illustration of MUX 2-1.



Figure 1. The illustration of MUX 2-1.

#### Built the truth table:

| Input |       |                | Output |  |
|-------|-------|----------------|--------|--|
| S     | $I_0$ | $\mathbf{I}_1$ | Y      |  |
| 0     | 0     | 0              | 0      |  |
| 0     | 0     | 1              | 0      |  |
| 0     | 1     | 0              | 1      |  |
| 0     | 1     | 1              | 1      |  |
| 1     | 0     | 0              | 0      |  |
| 1     | 0     | 1              | 1      |  |
| 1     | 1     | 0              | 0      |  |
| 1     | 1     | 1              | 1      |  |



The expressions:



$$\overline{S}I_0 + I_0I_1 + SI_1$$

Implement the circuit via simulation software and paste the result in here



Make comment on the results

A 2-to-1 multiplexer has I0 and I1 are the two inputs, S is the selector input, and Y is the output. When S = 0 then Y = I0 but when S = 1 then Y = I1. This mux can be built as the following expression  $\overline{S}I_0 + I_0I_1 + SI_1$ 

### b. Design 4-to-1 MUX using logic gates.

Build the circuit. The inputs  $S_0$ ,  $S_1$ ,  $I_0$ ,  $I_1$ ,  $I_2$ ,  $I_3$  are driven by 6 switches.

| Input          |       | Output    |  |
|----------------|-------|-----------|--|
| S <sub>0</sub> | $S_1$ | Y         |  |
| 0              | 0     | 10        |  |
| 0              | 1     | I1        |  |
| 1              | 0     | <b>I2</b> |  |
| 1              | 1     | <b>I3</b> |  |

# TERNATION OF THE WILLIAM TERNATION OF THE WILL

## INTERNATIONAL UNIVERSITY SCHOOL OF ELECTRICAL ENGINEERING

The expressions:

S0'S1'I0 + S0'S1I1 + S0S1'I2 + S0S1I3

Implement the circuit via simulation software and paste the result in here



Make comment on the results

The result of the 2-to-1 multiplexer is determined by the combination of S1 and S0. For instance, when S1S0 = 01 and I1 is LOW, the output Y will be LOW as well, demonstrating the direct influence of the selector inputs on the final output.

### c. Design 4-to-1 MUX using 3 MUX 2-1.

Implement the circuit via simulation software and paste the result in here



Make comment on the results

# TANKERNATIONAL UNIVERSITY

### INTERNATIONAL UNIVERSITY SCHOOL OF ELECTRICAL ENGINEERING

The 4-to-1 multiplexer, made from three 2-to-1 multiplexers, uses three selector inputs S2,S1,S0. When S is high, the output Y depends on D1 of the final multiplexer, specifically the second data input. When S is low, the output Y depends on D0 of the final multiplexer, specifically the first data input.

### 2. Investigate IC 8-to-1 Multiplexer (74HC151)

Construct the circuit as below:



Figure 2. IC 8-to-1 Multiplexer (74HC151)

- 2 outputs are connected by using LEDs.
- The inputs are controlled by switches.
- Observe the results and fulfill the truth table

| INPUT |    |    | OUTPUT |       |                         |
|-------|----|----|--------|-------|-------------------------|
| S2    | S1 | S0 | E      | Y     | $\overline{\mathbf{Y}}$ |
| X     | X  | X  | 1      | 1     | 0                       |
| 0     | 0  | 0  | 0      | $I_0$ | $\overline{I}_0$        |
| 0     | 0  | 1  | 0      | $I_1$ | $\overline{I}_1$        |
| 0     | 1  | 0  | 0      | $I_2$ | $ar{I}_2$               |
| 0     | 1  | 1  | 0      | $I_3$ | $\overline{I}_3$        |
| 1     | 0  | 0  | 0      | $I_4$ | $\overline{I}_4$        |
| 1     | 0  | 1  | 0      | $I_5$ | $\overline{I}_5$        |
| 1     | 1  | 0  | 0      | $I_6$ | $\overline{I}_6$        |
| 1     | 1  | 1  | 0      | $I_7$ | $\overline{I}_7$        |

Implement the circuit via simulation software and paste the result in here





Briefly describe the operation of the IC

The final result Y = I(S2S1S0), for example if S2S1S0 = 010 then Y = I(2) = I2, if I2 is High then Y will be high and vice versa

### 3. Implement the 3-variable logic function using 74HC151

- Implement Boolean expression using IC 74HC151.
- The data inputs S0, S1, S2 are connected to switches.
- Implement the circuit and verify the truth table

a. 
$$f(S_2, S_1, S_0) = \sum_{S_2 S_1 S_0} (1, 3, 5, 6) = I_3 + I_6 + I_1 + I_5$$

Implement the circuit via simulation software and paste the result in here





Make comment on the results

 $f(S_2, S_1, S_0) = I_3 + I_6 + I_1 + I_5$  so the result Y is High when S2S1S0 = (1,3,5,6) or 001,011,101,110

b. 
$$f(S_2, S_1, S_0) = \sum_{S_2 S_1 S_0} (2, 3, 4, 7) = I_2, I_3, I_4, I_7$$

Implement the circuit via simulation software and paste the result in here



Make comment on the results

# THINKERNATION OF THE PROPERTY OF THE PROPERTY

## INTERNATIONAL UNIVERSITY SCHOOL OF ELECTRICAL ENGINEERING

 $f(S_2, S_1, S_0) = I_2, I_3, I_4, I_7$  so the result Y is High when S2S1S0 = (2,3,4,7) or 001,011,100,111

### 4. Implement the 4-variable logic function using 74

### a. Implement the connected diagram using 74HC151.

Construct the circuit as Figure 3:

Change the logic levels of the inputs C, B, A.

Observe and make comment on the results.



Implement the circuit via simulation software and paste the result in here



Write down the expression of  $f(D, S_2, S_1, S_0)$  and make comments on the results

$$f(D, S_2, S_1, S_0) = I_0 + I_2 + I_4 + DI_1 + DI_3 + DI_5 + DI_6$$

# THINKERNATION OF THE PROPERTY OF THE PROPERTY

### INTERNATIONAL UNIVERSITY SCHOOL OF ELECTRICAL ENGINEERING

#### b. Implement logic expression using 74HC151

Given the expression:

$$f(D, S_2, S_1, S_0) = D S_2 \overline{S_1} S_0 + S_2 S_1 \overline{S_0} + \overline{S_2} S_1 S_0 + \overline{DS_2} \overline{S_1} S_0$$

$$= D101 + 110 + 011 + \overline{D}001$$

$$= DI_5 + I_6 + I_3 + \overline{D}I_1$$

Draw the block diagram

Implement the circuit via simulation software and paste the result in here



Make comments on the results

 $f(D, S_2, S_1, S_0) = DI_5 + I_6 + I_3 + \overline{D}I_1$ , so the result Y is always high when S2S1S0 = (3,6) = 011,110. When S2S1S0 = (1,5) = 001,101, Y depends on D; when D is high, Y at I1 is high, Y at I5 is low, and when D is low Y at I5 is high, Y at I1 is low